Busca avançada
Ano de início
Entree
(Referência obtida automaticamente do Web of Science, por meio da informação sobre o financiamento pela FAPESP e o número do processo correspondente, incluída na publicação pelos autores.)

On the compact modelling of Si nanowire and Si nanosheet MOSFETs

Texto completo
Autor(es):
Cerdeira, A. [1] ; Estrada, M. [1] ; Pavanello, M. A. [2]
Número total de Autores: 3
Afiliação do(s) autor(es):
[1] IPN, Ctr Invest & Estudios Avanzados, Mexico City, DF - Mexico
[2] Ctr Univ FEI, Sao Paulo - Brazil
Número total de Afiliações: 2
Tipo de documento: Artigo Científico
Fonte: Semiconductor Science and Technology; v. 37, n. 2 FEB 1 2022.
Citações Web of Science: 0
Resumo

In this paper, three-dimensional technology computer aided design simulations are used to show that the electron concentration, current density, and electric field distribution from the interface at the lateral channels and from the top channel to the centre of the silicon wire, in nanowire and nanosheet structures, are practically same. This characteristic makes it possible to consider that the total channel width for these structures is equal to the perimeter of the transistor sheet, allowing to extend of the application of the symmetric doped double-gate model (SDDGM) model to nanowires and nanosheets metal-oxide-semiconductor field effect transistors, with no need to include new parameters. The model SDDGM is validated for this application using several measured and simulated structures of nanowires and nanosheets transistors, with different aspect ratios of fin width and fin height, showing very good agreement between measured or simulated characteristics and modelled. SDDGM is encoded in Verilog-A language and implemented in the SmartSPICE circuit simulator. (AU)

Processo FAPESP: 15/10491-7 - Caracterização elétrica e simulação tridimensional de nanofios transistores MOS
Beneficiário:Bruna Cardoso Paz
Modalidade de apoio: Bolsas no Brasil - Doutorado