Busca avançada
Ano de início
Entree


Current Mode 1.2-Gbps SLVS Transceiver for Readout Front-end ASIC

Texto completo
Autor(es):
Hernandez, Hugo ; Carvalho, Dionisio ; Sanches, Bruno ; Severo, Lucas C. ; Van Noije, Wilhelmus ; IEEE
Número total de Autores: 6
Tipo de documento: Artigo Científico
Fonte: 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS); v. N/A, p. 4-pg., 2017-01-01.
Resumo

This work presents the design and experimental results of a current mode Scalable Low-Voltage Signaling (SLVS) transceiver in 130 nm CMOS technology. The proposed transmitter includes a feedback control which reduces the commonmode voltage variations in terms of the VDS voltage of the bias transistor, and an enable/disable operation mode, which minimizes the power consumption when data transmission is not requested. A rail-to-rail comparator topology was used to design the receiver circuit being robust to transient commonmode variations with low power consumption and high speed. The experimental DC power consumption of the transceiver is 4.6 mW at 1.25V power supply, where 1.1 mW is consumed by the receiver and 3.5 mW by the transmitter. The eye diagram proves the proper dynamic operation of the circuit until a data rate of 1.2Gbps. (AU)

Processo FAPESP: 14/12664-3 - Desenvolvimento de instrumentação científica para o experimento ALICE do LHC-CERN
Beneficiário:Wilhelmus Adrianus Maria van Noije
Modalidade de apoio: Auxílio à Pesquisa - Projetos Especiais
Processo FAPESP: 13/06885-4 - Projeto de um ASIC de aquisição e processamento digital de sinais para o time projection chamber do experimento ALICE
Beneficiário:Wilhelmus Adrianus Maria van Noije
Modalidade de apoio: Auxílio à Pesquisa - Regular