Advanced search
Start date
Betweenand


Lina: Timing-Constrained High-Level Synthesis Performance Estimator for Fast DSE

Full text
Author(s):
Perina, Andre Bannwart ; Becker, Juergen ; Bonato, Vanderlei ; IEEE
Total Authors: 4
Document type: Journal article
Source: 2019 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2019); v. N/A, p. 4-pg., 2019-01-01.
Abstract

The adoption of Field-Programmable Gate Array (FPGA) for general use in the High-Performance Computing scenario has been limited by its complex development flow required to get optimised designs coupled with a time-consuming compilation. High-Level Synthesis (HLS) tools are adopted to improve programmability, however the developer must perform several iterations of optimisation schemes in order to achieve reasonable performance results, which is tedious and not trivial. Several works employ Design Space Exploration (DSE) through different optimisation possibilities, coupled with fast performance estimators to avoid the unacceptable compilation times. This paper presents Lina, an expansion of the Lin-Analyzer fast peformance estimator for C/C++ HLS including timing-constrained scheduling and an extended analysis for nested loops. Results over the PolyBench benchmark show that the average relative error dropped from 8.85% to 3.02% when loop unrolling and pipelining directives were considered. As a result Lina becomes a better estimator for non-perfect loop nests and for different timing constraints, which can be adopted as an additional design space exploration knob. (AU)

FAPESP's process: 18/22289-6 - High-level mapping framework for heterogeneous architectures with FPGAs and GPUs
Grantee:Andre Bannwart Perina
Support Opportunities: Scholarships abroad - Research Internship - Doctorate (Direct)