Advanced search
Start date
Betweenand


Study of silicon n- and p-FET SOI nanowires concerning analog performance down to 100 K

Full text
Author(s):
Paz, Bruna Cardoso ; Casse, Mikael ; Barraud, Sylvain ; Reimbold, Gilles ; Vinet, Maud ; Faynot, Olivier ; Pavanello, Marcelo Antonio
Total Authors: 7
Document type: Journal article
Source: Solid-State Electronics; v. 128, p. 7-pg., 2017-02-01.
Abstract

This work presents an analysis of the performance of silicon triple gate SOI nanowires aiming the investigation of analog parameters for both long and short channel n-type and p-MOSFETs. Several nanowires with fin width as narrow as 9.5 nm up to quasi-planar MOSFETs 10 mu m-wide are analyzed. The fin width influence on the analog parameters is studied for n-type and p-MOSFETs with channel lengths of 10 mu m and 40 nm, at room temperature. The temperature influence is analyzed on the analog performance down to 100 K for long channel n-MOSFETs by comparing the quasi-planar device to the nanowire with fin width of 14.5 nm. The intrinsic voltage gain, transconductance and output conductance are the most important figures of merit in this work. An explicit correlation between these figures of merit and the mobility behavior with temperature is demonstrated. (C) 2016 Elsevier Ltd. All rights reserved. (AU)

FAPESP's process: 15/10491-7 - Electrical characterization and tridimensional simulation of nanowires MOS transistors
Grantee:Bruna Cardoso Paz
Support Opportunities: Scholarships in Brazil - Doctorate